# Non-IA Silicon Support within the Intel® Platform Innovation Framework for the Extensible Firmware Interface

Vincent Zimmer
Staff Software Engineer
Intel Corporation

Michael Kinney
Staff Software Engineer
Intel Corporation

Robert Hart
Sr. Principal Engineer
Insyde Software

September 18th 2003





# Agenda

- Framework Overview
- Pre-EFI Initialization Foundation
- Driver Execution Environment Foundation
- Porting the Framework to Non-IA Silicon





#### What is the Framework?

- Intel Platform Innovation Framework for EFI
- Hardware-specific modules and drivers







# **Framework Components**

Chipset/Processor Function DXE Driver specs OEM, ISV & Intel BU EFI Driver specs



- PEI is thinnest possible code layer to initialize system
- DXE environment provides generic platform functions to support EFI drivers
- EFI Drivers provide specific platform capabilities and customization
- Interface definitions at multiple levels







## **Framework Operation**







# File System for FLASH Devices

#### 0xFFFF\_FFFF (4GB)







### Firmware Source Code



\*Data collected from a typical desktop platform



**Next Generation Firmware Architecture** 



# Agenda

- Framework Overview
- Pre-EFI Initialization Foundation
- Driver Execution Environment Foundation
- Porting the Framework to Non-IA Silicon





### **PEI Foundation**









## What are the goals of PEI?

- Discover Boot Mode
- Launch Modules to Initialize Main Memory
- Describe Platform Resources
- Support Various Restarts Events
- Discover & Launch DXE Foundation





#### **Pre-EFI Initialization Foundation**

### What is PEI?

- Single binary for each CPU architecture
  - Flat model execution
- Mostly written in C
- Two main components
  - A dispatcher
    - Locates modules (PEIMs) in Firmware Volume (FV)
    - Execute modules in a predictable useful order
  - PEI services
    - Common functions useful to all PEIMs
- Initialization of main memory
- Ascertains the boot-mode
  - S3, Recovery, normal boot, etc







Where is PEI stored?







# More detail on PEI Dispatcher

Foundation Dispatcher

- Dependency Expressions
  - Declares the interfaces that a PEI Module Requires
  - PPI's are the dependency
- Dispatcher
  - Evaluates Dependency Expressions
  - Executed PEI Modules





# Interface among modules

- Declarations in ROM, Described by PPI descriptor
- PEI Foundation Maintains Database PPI of Descriptors
- PPI Database is opaque to a PEIM and contents can be queried or manipulated using Foundation Services.





## **PEI's initial Memory**

- Options for Deployment
  - CPU cache
  - SRAM on the platform
  - Other Custom Solution
- No temporary memory option
  - There are other challenges doing binary linking without memory.
  - It's what developer's are used to doing today







#### **Transition from PEI to DXE**

- PEI invokes the DXE Foundation
- Resources in HOBS
  - Firmware Volume
  - Memory Map



Small as possible. Just initialize memory.





# **Agenda**

- Framework Overview
- Pre-EFI Initialization Foundation
- Driver Execution Environment Foundation
- Porting the Framework to Non-IA Silicon





#### **DXE Foundation Overview**









# **DXE Foundation Components**







#### **Initialization Order**







# **DXE Foundation Dispatcher**

#### **Handle Database**



#### **DXE** Dispatcher



# Main Firmware Volume

Driver B

Driver A

DXE

**Foundation** 

**Execution Order Determined at Runtime Based on Dependencies** 





# Last Driver Executed in DXE Boot Device Selection (BDS)

- Invoked after DXE Dispatcher is Complete
- Implemented as a Driver
- Connects EFI Drivers as Required
  - Establishes Consoles (Keyboard, Video)
  - Processes EFI Boot Options (Boots OS)
- Tests Memory (Optional)

Completes Platform Initialization
Boots Operating System





# Agenda

- Framework Overview
- Pre-EFI Initialization Foundation
- Driver Execution Environment Foundation
- Porting the Framework to Non-IA Silicon

Questions on Framework, EFI, PEI Foundation, or DXE Foundation?





# **Desktop System Block Diagram**



# Recommended Porting Strategy

- Pentium 4 AGP Slot Memory **North AGP** Modules **Bridge** Video SM Bus South PCI **Bridge** Slots **PCI Bus LPC Bus** Super
- Do Minimum to Run EFI Shell
  - Use Pentium 4 SEC Code
  - Port PEI Modules to Initialize System Memory
  - Port DXE Architectural Protocol Drivers
  - Port Drivers Required for Console Services
- Incrementally Add Platform Features
  - Add Video, Hard Disks, and Network to DXE
  - Add Compatibility Support Module to DXE
  - Customize Boot Device Selection Driver
  - Add ACPI and SMM Support to DXE
  - Add S3 and Recovery Support to DXE





Pentium 4

North Bridge

South Bridge

**LPC Bus** 

#### Reset and SEC

- Reset Fetches Code from FLASH
  - All Instructions Non-Cached
  - Enables Flat Protected Mode Execution
- Pentium 4 SEC Enables Temp Memory
  - All Instructions Remain Non-Cached
  - Data and Stack Cached
  - Enables Execution of C Code
  - Transfers Control to PEI Foundation





# **Temporary Memory**

0xFFFF\_FFFF **System FLASH** (512 KB) 0xFFF8\_0000 0xFF00\_0000 Temp Memory 0xFEF0\_0000 **Local APIC** 0xFEE0\_0000 0xFED0\_0000 I/O APIC 0xFEC0\_0000 0xZZZ0 0000 PCI Resources 0xYYY0\_0000 **Low Top Of Memory System Memory** 

Framework Code and Data Stored Here

P4 SEC Maps Unused Region as Temporary Memory



#### Porting the Framework to Non-IA Silicon

### **PEI Modules**



| Pentium 4 CPU PEIM      | Generic         | Init and CPU I/O       |
|-------------------------|-----------------|------------------------|
| DXE IPL PEIM            | Generic         | Starts DXE Foundation  |
| PCI Configuration PEIM  | PCAT            | Uses I/O 0xCF8, 0xCFC  |
| Stall PEIM              | PCAT            | Uses 8254 Timer        |
| Status Code PEIM        | <b>Platform</b> | Debug Messages         |
| SMBUS PEIM              | South Bridge    | SMBUS Transactions     |
| Memory Controller PEIMs | North Bridge    | Read SPD, Init Memory  |
| Motherboard PEIM        | <b>Platform</b> | FLASH Map, Boot Policy |





#### **SMBUS PEIM Services**

```
typedef
EFI STATUS
(EFIAPI *PEI_SMBUS_PPI_EXECUTE_OPERATION) (
                                  **PeiServices,
  IN
         EFI PEI SERVICE
 IN struct EFI PEI SMBUS PPI *This,
 IN EFI_SMBUS_DEVICE ADDRESS SlaveAddress,
  IN
         EFI SMBUS DEVICE COMMAND Command,
 IN
         EFI SMBUS OPERATION
                                  Operation,
 IN BOOLEAN
                                  PecCheck,
  IN OUT UINTN
                                  *Length,
                                  *Buffer
  IN OUT VOID
  );
typedef struct {
 PEI SMBUS PPI EXECUTE OPERATION Execute;
 PEI SMBUS PPI ARP DEVICE
                                 ArpDevice;
 EFI PEI SMBUS PPI;
```





#### **SMBUS** Read Buffer Pseudo Code

```
#define SMBUS R HD0
                      0xEFA5
#define SMBUS R HBD
                      0xEFA7
EFI PEI SERVICES
                           *PeiServices;
SMBUS PRIVATE DATA
                          *Private;
UINT8 Index, BlockCount *Length;
UINT8
                           *Buffer;
BlockCount = Private->CpuIo.IoRead8 (
               *PeiServices, Private->CpuIo, SMBUS R HD0);
if (*Length < BlockCount) {</pre>
  return EFI BUFFER TOO SMALL;
} else {
  for (Index = 0; Index < BlockCount; Index++) {</pre>
    Buffer[Index] = Private->CpuIo.IoRead8 (
                       *PeiServices, Private->CpuIo, SMBUS R HBD);
```





## **DXE Architectural Protocols**



| Watchdog                 | Generic         | Uses Timer-based Events          |
|--------------------------|-----------------|----------------------------------|
| <b>Monotonic Counter</b> | Generic         | Uses Variable Services           |
| Runtime                  | Generic         | Platform Independent             |
| CPU                      | Generic         | Pentium 4 DXE Driver             |
| BDS                      | Generic         | Use Sample One for Now           |
| Timer                    | PCAT            | Uses 8254 Timer                  |
| Metronome                | PCAT            | Uses 8254 Timer                  |
| Reset                    | PCAT            | I/O 0xCF9                        |
| Real Time Clock          | PCAT            | I/O 0x70-0x71                    |
| Security                 | <b>Platform</b> | Platform Specific Authentication |
| Status Code              | Platform        | Debug Messages                   |
| Variable                 | Platform        | Depends on FLASH Map             |





#### **NT Emulation Timer Arch Protocol**

```
EFI STATUS
TimerDriverSetTimerPeriod (
  IN EFI TIMER ARCH PROTOCOL
                               *This,
                               TimerPeriod
  IN UINT64
  gWinNt->EnterCriticalSection (&mNtCriticalSection);
  mTimerPeriod = TimerPeriod;
  mCancelTimerThread = FALSE;
  gWinNt->LeaveCriticalSection (&mNtCriticalSection);
  mNtLastTick = gWinNt->GetTickCount ();
  mNtTimerThreadHandle = gWinNt->CreateThread (
                                    NULL,
                                    0,
                                    NtTimerThread,
                                    &mTimer,
                                    0,
                                    &NtThreadId);
```





#### **XScale Timer Arch Protocol**

```
EFI STATUS
TimerDriverSetTimerPeriod (
  IN EFI TIMER ARCH PROTOCOL
                              *This,
                              TimerPeriod
  IN UINT64
UINT64 Count;
UINT32 Data;
 Count = DivU64x32 (MultU64x32 (TimerPeriod, OST CRYSTAL FREQ) + 5000000,
                    10000000, NULL);
mCpuIo->Mem.Read
                   (mCpuIo,EfiWidthUint32,OSCR BASE PHYSICAL,1,&Data);
Data += (UINT32)Count;
mCpuIo->Mem.Write (mCpuIo, EfiWidthUint32, OSMRO BASE PHYSICAL, 1, &Data);
mCpuIo->Mem.Read (mCpuIo,EfiWidthUint32,OIER BASE PHYSICAL,1,&Data);
Data |= (UINT32)1;
mCpuIo->Mem.Write (mCpuIo, EfiWidthUint32, OIER BASE PHYSICAL, 1, &Data);
mCpuIo->Mem.Read (mCpuIo,EfiWidthUint32,ICMR PHYSICAL,1,&Data);
 Data |= (UINT32) (1 << SA OSTO IRQ No);
mCpuIo->Mem.Write (mCpuIo, EfiWidthUint32, ICMR PHYSICAL, 1, &Data);
```





#### 8254 Based Timer Arch Protocol

```
EFI STATUS
TimerDriverSetTimerPeriod (
  IN EFI TIMER ARCH PROTOCOL
                              *This,
  IN UINT64
                              TimerPeriod
 UINT64 Count;
         Data:
 UINT8
 Count = DivU64x32 (MultU64x32(119318, (UINTN) TimerPeriod) + 500000,
                    1000000, NULL);
 Data = 0x36;
 mCpuIo->Io.Write(mCpuIo,EfiCpuIoWidthUint8,TIMER CONTROL PORT, 1, &Data);
mCpuIo->Io.Write(mCpuIo,EfiCpuIoWidthFifoUint8,TIMER0 COUNT PORT,2,&Count);
mLegacy8259->EnableIrg (mLegacy8259, Efi8259Irg0, FALSE);
```

Different Implementations
Same Protocol Interface





#### **Serial Terminal Console Services**



## **Serial Terminal Console Drivers**

|                         |                 | Pentium 4                  |
|-------------------------|-----------------|----------------------------|
| BDS / EFI Shell         | Generic         | North Memory               |
| Console Splitter        | Generic         | Bridge Modules SM Bus      |
| Terminal                | Generic         | South<br>Bridge            |
| ISA Serial              | PCAT            | LPC Bus                    |
| ISA Bus                 | Generic         | Super I/O FLASH            |
| PCI Bus                 | Generic         |                            |
| <b>Console Platform</b> | <b>Platform</b> | Platform Specific Policy   |
| PCI Root Bridge         | North Bridge    | Work with Chipset Vendor   |
| PCI Host Bridge         | North Bridge    | Work with Chipset Vendor   |
| ISA ACPI                | Super I/O       | Work with Super I/O Vendor |





## Porting Phase 1 Summary Do Minimum to Run EFI Shell

| Status Code       | PEI             | Platform        |  |
|-------------------|-----------------|-----------------|--|
| Memory Controller | PEI             | North Bridge    |  |
| SMBUS             | PEI South Bridg |                 |  |
| Motherboard       | PEI             | Platform        |  |
| Security          | DXE             | <b>Platform</b> |  |
| Status Code       | DXE             | Platform        |  |
| Variable          | DXE             | Platform        |  |
| Console Platform  | DXE             | <b>Platform</b> |  |
| PCI Root Bridge   | DXE             | North Bridge    |  |
| PCI Host Bridge   | DXE             | North Bridge    |  |
| ISA ACPI          | DXE             | Super I/O       |  |







## **Add Platform Features - IDE**



## **Add Platform Features - IDE**

| BDS / EFI Shell     | Generic      | Intel Pentium 4        |
|---------------------|--------------|------------------------|
| FAT                 | Generic      | North Memory           |
| Partition           | Generic      | Bridge Modules SM Bus  |
| Disk I/O            | Generic      | South<br>Bridge        |
| IDE Bus             | PCAT         | LPC Bus                |
| PCI Bus             | Generic      | Super I/O              |
| PCI Root Bridge     | North Bridge |                        |
| PCI Host Bridge     | North Bridge |                        |
| IDE Controller Init | South Bridge | IDE Channel Attributes |





## **Add Platform Features**

- Integrated USB
  - Work with Chipset Vendor
  - USB Host Controller Protocol
- Integrated Video
  - Work with Chipset Vendor
  - UGA Draw and UGA I/O Protocol
- Integrated LAN
  - Work with Chipset Vendor
  - UNDI Driver
- AGP and PCI Slots
  - Work with IHVs to Provide EFI Drivers







## **Compatibility Support Module**

- Implement Chipset Specific Protocols
  - Legacy BIOS Platform
  - Legacy Region
  - Legacy Interrupt
- Enables POST of Legacy Option ROMs
  - Video Controllers
  - Disk Controllers
  - Network Interface Controllers
- Enables Legacy OS Boot
  - ACPI Disabled





## **FLASH Devices**



- Implement EFI\_FIRMWARE\_VOLUME\_ BLOCK\_PROTOCOL
  - Work FLASH Vendor
  - ReadBlock(), WriteBlock(), EraseBlock()
- Enables Variable Write Services
- Enables Recovery / Capsule Updates
  - Select Recovery Devices (Floppy, CD-ROM)
  - Implement Recovery PEIMs





**AGP** 

Slot

**AGP** 

Video

**IDE** 

Intel Pentium 4

North

**Bridge** 

South

**Bridge** 

Memory

**Modules** 

SM Bus

LPC Bus

**PCI Bus** 

PCI

## SMM, ACPI, and S3

#### SMM

- Provides Legacy USB Emulation
- Enables Chipset Workarounds

#### ACPI

- Platform Specific ACPI Tables and AML Code
- Enables Booting of ACPI Aware OS
- S3 (If required)
  - Place System in Same State as Last Boot
  - Select Wake Devices / Events
  - Requires PEIMs and DXE Drivers Save Scripts
  - S3 Resume Replays Scripts





## **Customize Platform With BDS**

- Provides User Interface
  - Custom Splash Screen
  - Custom Setup Screens
  - EFI Shell (Optional)
- Evaluates Boot Mode
  - Quiet Boot, Quick Boot, Diagnostics Boot, etc.
- Makes Default Policy Decisions
  - Default Console Selection
  - Default Boot Devices and Default Boot Order

**Framework Designed to be Ported** 





## **Summary**

- Framework is Next Generation Firmware Architecture
- PEI is Thinnest Layer of Code to Initialize Memory
- DXE Completes Platform Initialization and Boots Operating System
- Framework Designed to be Ported





### **Call To Action**

- Download Framework Specifications
  - http://www.intel.com/technology/framework
  - PDF and On-Line Help Formats Available
- Provide Feedback
- Deploy Framework on your Platforms
- Who To Contact for More Information
  - OEMs Contact Participating IBV
  - IHVs Continue to Develop EFI Drivers
  - OSVs Continue to Develop EFI OS Loaders
  - Other Contact Intel



## Q & A

# Non-IA Silicon Support with the Intel® Platform Innovation Framework for the Extensible Firmware Interface

http://www.intel.com/technology/framework





| Session                                                                          | #           | Day | Time           | Room  |
|----------------------------------------------------------------------------------|-------------|-----|----------------|-------|
| Next Generation EFI 32 OS Loader                                                 | S186        | Wed | 11:00-11:50 AM | C-1/2 |
| Introducing the Intel Platform Innovation Framework for EFI                      | S11         | Wed | 2:30-4:20 PM   | C-1/2 |
| Using the Wireless LAN to provision and manage mobile devices *                  | S115        | Wed | 2:30-3:20 PM   | J-3   |
| BIOS compatibility within the Intel Platform Innovation Framework for EFI        | S12         | Wed | 4:30-5:20 PM   | C-1/2 |
| Non-Intel Silicon Support within the Intel Platform Innovation Framework for EFI | <b>S</b> 13 | Thu | 10:00–11:50AM  | C-1/2 |
| Writing and Debugging EFI Drivers                                                | S14         | Thu | 2:00-3:50 PM   | C-1/2 |
| EFI Specification Evolution                                                      | S15         | Thu | 4:00-4:50 PM   | C-1/2 |

<sup>\*</sup> non-EFI track





## Non-IA Silicon Support with the Intel Platform Innovation Framework for the Extensible Firmware Interface

Vincent Zimmer

Michael Kinney

**Robert Hart** 

- Intel Corporation

- Intel Corporation

- Insyde Software

Please remember to turn in your session survey form.





